Company Description:
Trusted Semiconductor Solutions provides integrated circuit development services from concept to qualified part delivery leveraging the best-in-class on-shore manufacturing capabilities. Trusted Semiconductor Solutions specializes in IC design and high-density package solutions with expertise in radiation hardening for space and strategic applications. Trusted Semiconductor Solutions is a Trusted accredited supplier and a non-traditional defense contractor. For more information, please visit: www.trustedsemi.com.
Trusted Semiconductor Solutions has an immediate opening for an experienced ASIC Chip Lead and Design Engineer.
Please Note: Only applicants with a current status of U.S. Citizen, U.S. Permanent Resident, Political Asylee, or Refugee will be considered for this position.
Job Description:
As an ASIC Chip Lead and Design Engineer, you will play a pivotal role in the development of custom-designed Application-Specific Integrated Circuits (ASICs). Your expertise will span the entire chip design lifecycle, from conceptualization to implementation. You’ll collaborate with cross-functional teams, ensuring successful chip development while adhering to performance, power, and area targets. The right candidate will be someone with high aptitude who is currently hands on designing complex digital blocks, with strong knowledge/experience across the complete ASIC/SOC design flow. An ideal candidate will additionally have experience with radiation-hardened design, analog/mixed-signal design and EDA, and std-cell library development.
Additional duties include the evaluation of customer requirements and estimates of effort/expenses for potential new business, and participation in identifying problems with and improvements to, internal design methodologies.
Essential Duties and Qualifications:
Chip Architecture and Development
- Lead the architectural design of ASICs based on high-level requirements and block diagrams.
- Collaborate with system architects to define chip functionality, interfaces, and performance targets.
- Develop detailed specifications for the chip’s components.
RTL Design and Synthesis
- Use Synopsys Design Compiler to create RTL (Register Transfer Level) designs.
- Optimize RTL code for area, power, and performance.
- Implement and verify complex digital blocks.
Constraint Development
- Develop timing constraints for the entire chip.
- Work closely with physical design teams to ensure successful place-and-route.
RISC Processor Conformance
- Constrain and verify RISC processors within the chip.
- Optimize processor performance and power efficiency.
Physical Design Collaboration
- Collaborate with physical design teams on floorplanning, placement, and routing.
- Address any design closure issues.
Verification Support
- Work with verification engineers to ensure functional correctness.
- Assist in creating testbenches and verifying the chip’s functionality.
Additional Duties and Qualifications
- Modern revision-control tools and best-practices in a collaborative, multi-site design community.
- Proficiency with UNIX/Linux incl. shell scripting, text utilities (e.g. sed, awk, grep), using Modules, high-level programming such as C/C++, PERL/Python/TCL scripting.
- Proficiency with Windows apps, incl. Word, Excel, PowerPoint, Visio, Project, PDF conversion.
Qualifications:
- Bachelors/master’s in electrical engineering/computer science or equivalent.
- 10+ years of direct industry experience with ASIC and/or SoC design.
- Proficiency in Synopsys Design Compiler and other EDA tools.
- Strong understanding of digital design principles.
- Familiarity with RISC architectures (e.g., ARM, MIPS).
- Excellent problem-solving skills and attention to detail.
- A strong background in RTL based digital IC design using Verilog/SystemVerilog
- Proven track record of first-pass successes.
- A self-starter with the ability to assume leadership roles.
- Ability to work well in a diverse team environment.
- Willingness to Mentor less senior engineers.
- Experience with industry standard development tools and methodologies.
Target Annual Salary:
- The US base salary range for this full-time position is $127,000-$187,000.
Location:
- Work at the TSS office in Brooklyn Park, MN is strongly preferred. Willing to consider remote work.
Benefits:
- Health insurance
- Dental insurance
- 401K Plan with profit sharing
- Paid Time Off (PTO)
- Stock option plan